
DisplayPort Sink Register Map and DPCD
Locations
10
2015.05.04
UG-01131
Subscribe
Send Feedback
DisplayPort sink instantiations greatly benefit from and may optionally use an embedded controller
(Nios II processor or another controller). This section describes the register map.
Table 10-1: Notation
Shorthand Definition
RW Read/write
RO Read only
WO Write only
CRO Clear on read or write, read only
CWO Clear on read or write, write only
Sink General Registers
This section describes the general registers.
DPRX_RX_CONTROL
The IRQ is asserted when AUX_IRQ_EN = 1 and in register DPRX_AUX_CONTROL the flag MSG_READY = 1. IRQ
is de-asserted by setting AUX_IRQ_EN to 0 or reading from DPRX_AUX_COMMAND. RECONFIG_LINKRATE drives
the rx_reconfig_req . RX_LINK_RATE drives rx_link_rate.
Address: 0×0000
Direction: RW
Reset: 0×00000000
©
2015 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, ENPIRION, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are
trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as
trademarks or service marks are the property of their respective holders as described at www.altera.com/common/legal.html. Altera warrants performance
of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any
products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information,
product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device
specifications before relying on any published information and before placing orders for products or services.
ISO
9001:2008
Registered
www.altera.com
101 Innovation Drive, San Jose, CA 95134
Commenti su questo manuale