Altera Stratix V Avalon-MM Interface for PCIe Solutions Manuale Utente Pagina 134

  • Scaricare
  • Aggiungi ai miei manuali
  • Stampa
  • Pagina
    / 184
  • Indice
  • SEGNALIBRI
  • Valutato. / 5. Basato su recensioni clienti
Vedere la pagina 133
Figure 9-4: PCI Express Avalon-MM Bridge
Transaction Layer
PCI Express
Tx Controller
PCI Express
Rx Controller
Data Link Layer
Physical Layer
PCI Express MegaCore Function
TX Slave Module
Control & Status
Reg (CSR)
Sync
Avalon Clock Domain PCI Express Clock Domain
Rx Master ModuleRX Master Module
PCI Express Avalon-MM Bridge
System Interconnect Fabric
PCI Link
CRA Slave Module
Address
Translator
Avalon-MM
Tx Read
Response
Avalon-MM
Tx Slave
Avalon-MM
Rx Read
Response
Avalon-MM
Rx Master
MSI or
Legacy Interrupt
Generator
Control Register
Access Slave
Address
Translator
The bridge has the following additional characteristics:
Type 0 and Type 1 vendor-defined incoming messages are discarded
Completion-to-a-flush request is generated, but not propagated to the interconnect fabric
For End Points, each PCI Express base address register (BAR) in the Transaction Layer maps to a specific,
fixed Avalon-MM address range. You can use separate BARs to map to various Avalon-MM slaves
connected to the RX Master port. In contrast to Endpoints, Root Ports do not perform any BAR matching
and forwards the address to a single RX Avalon-MM master port.
9-10
32-Bit PCI Express Avalon-MM Bridge
UG-01097_avmm
2014.12.15
Altera Corporation
IP Core Architecture
Send Feedback
Vedere la pagina 133
1 2 ... 129 130 131 132 133 134 135 136 137 138 139 ... 183 184

Commenti su questo manuale

Nessun commento