Altera 10-Gbps Ethernet MAC MegaCore Function Manuale Utente Pagina 163

  • Scaricare
  • Aggiungi ai miei manuali
  • Stampa
  • Pagina
    / 175
  • Indice
  • SEGNALIBRI
  • Valutato. / 5. Basato su recensioni clienti
Vedere la pagina 162
C–2 Appendix C: Packet Classifier
10-Gbps Ethernet MAC MegaCore Function User Guide February 2014 Altera Corporation
C.2. Packet Classifier Signals
C.2.1. Common Clock and Reset Signals
Table C1 describes the common clock and reset signals for the Packet Classifier.
C.2.2. Avalon-ST Interface Signals
Table C2 lists the Avalon-ST DataIn (sink) interface signals for the Packet Classifier.
Table C3 lists the Avalon-ST DataOut (source) interface signals for the Packet
Classifier.
Table C–1. Clock and Reset Signals for the Packet Classifier
Signal Direction Width Description
clk
Input 1 156.25-MHz register access reference clock.
reset
Input 1 Assert this signal to reset the clock.
Table C–2. Avalon-ST DataIn Interface Signals for the Packet Classifier
Signal Direction Width Description
data_sink_sop
Input 1
The Avalon-ST input frames.
data_sink_eop
Input 1
data_sink_valid
Input 1
data_sink_ready
Output 1
data_sink_data
Input 64
data_sink_empty
Input 3
data_sink_error
Input 1
Table C–3. Avalon-ST DataOut Interface Signals for the Packet Classifier
Signal Direction Width Description
data_src_sop
Input 1
The Avalon-ST output frames.
data_src_eop
Input 1
data_src_valid
Input 1
data_src_ready
Output 1
data_src_data
Input 64
data_src_empty
Input 3
data_src_error
Input 1
Vedere la pagina 162
1 2 ... 158 159 160 161 162 163 164 165 166 167 168 ... 174 175

Commenti su questo manuale

Nessun commento